Vertically Integrated Design and Fabrication Using Submicron Digital Technology for Ultra Large Scale Integrated Systems
Author | : Stanford Electronics Laboratory |
Publisher | : |
Total Pages | : 64 |
Release | : 1979 |
Genre | : |
ISBN | : |
Download Vertically Integrated Design And Fabrication Using Submicron Digital Technology For Ultra Large Scale Integrated Systems full books in PDF, epub, and Kindle. Read online free Vertically Integrated Design And Fabrication Using Submicron Digital Technology For Ultra Large Scale Integrated Systems ebook anywhere anytime directly on your device. Fast Download speed and no annoying ads. We cannot guarantee that every ebooks is available!
Author | : Stanford Electronics Laboratory |
Publisher | : |
Total Pages | : 64 |
Release | : 1979 |
Genre | : |
ISBN | : |
Author | : Hubert Kaeslin |
Publisher | : Cambridge University Press |
Total Pages | : 878 |
Release | : 2008-04-28 |
Genre | : Technology & Engineering |
ISBN | : 0521882672 |
This practical, tool-independent guide to designing digital circuits takes a unique, top-down approach, reflecting the nature of the design process in industry. Starting with architecture design, the book comprehensively explains the why and how of digital circuit design, using the physics designers need to know, and no more.
Author | : S. Broydo |
Publisher | : |
Total Pages | : 874 |
Release | : 1987 |
Genre | : Integrated circuits |
ISBN | : |
Author | : United States. Congress. House. Committee on Science, Space, and Technology. Subcommittee on Science |
Publisher | : |
Total Pages | : 288 |
Release | : 1994 |
Genre | : Business & Economics |
ISBN | : |
Author | : Xiaowei Li |
Publisher | : Springer Nature |
Total Pages | : 318 |
Release | : 2023-03-01 |
Genre | : Computers |
ISBN | : 9811985510 |
With the end of Dennard scaling and Moore’s law, IC chips, especially large-scale ones, now face more reliability challenges, and reliability has become one of the mainstay merits of VLSI designs. In this context, this book presents a built-in on-chip fault-tolerant computing paradigm that seeks to combine fault detection, fault diagnosis, and error recovery in large-scale VLSI design in a unified manner so as to minimize resource overhead and performance penalties. Following this computing paradigm, we propose a holistic solution based on three key components: self-test, self-diagnosis and self-repair, or “3S” for short. We then explore the use of 3S for general IC designs, general-purpose processors, network-on-chip (NoC) and deep learning accelerators, and present prototypes to demonstrate how 3S responds to in-field silicon degradation and recovery under various runtime faults caused by aging, process variations, or radical particles. Moreover, we demonstrate that 3S not only offers a powerful backbone for various on-chip fault-tolerant designs and implementations, but also has farther-reaching implications such as maintaining graceful performance degradation, mitigating the impact of verification blind spots, and improving chip yield. This book is the outcome of extensive fault-tolerant computing research pursued at the State Key Lab of Processors, Institute of Computing Technology, Chinese Academy of Sciences over the past decade. The proposed built-in on-chip fault-tolerant computing paradigm has been verified in a broad range of scenarios, from small processors in satellite computers to large processors in HPCs. Hopefully, it will provide an alternative yet effective solution to the growing reliability challenges for large-scale VLSI designs.
Author | : National Institute of Standards and Technology (U.S.) |
Publisher | : |
Total Pages | : 406 |
Release | : 1988 |
Genre | : |
ISBN | : |